Open-source high-performance RISC-V processor
-
Updated
Nov 26, 2024 - Scala
Open-source high-performance RISC-V processor
SonicBOOM: The Berkeley Out-of-Order Machine
An Agile RISC-V SoC Design Framework with in-order cores, out-of-order cores, accelerators, and more
Work in progress prototype for the Chisel Level Editor, for Unity
A .NET XOR encrypted cobalt strike aggressor implementation for chisel to utilize faster proxy and advanced socks5 capabilities.
All-in-one OPIran scripts
The batteries-included testing and formal verification library for Chisel-based RTL designs.
Dynamically Allocated Neural Network Accelerator for the RISC-V Rocket Microprocessor in Chisel
A 3D FPGA GPU for real-time rasterization with a tile-based deferred rendering (TBDR) architecture, featuring transform & lighting (T&L), back-face culling, MSAA anti-aliasing, ordered dithering, etc.
A compact guide to network pivoting for penetration testings / CTF challenges.
A Chisel RTL generator for network-on-chip interconnects
A dynamic verification library for Chisel.
Add a description, image, and links to the chisel topic page so that developers can more easily learn about it.
To associate your repository with the chisel topic, visit your repo's landing page and select "manage topics."