-
Beta Was this translation helpful? Give feedback.
Answered by
jnoche
Jul 13, 2023
Replies: 1 comment 6 replies
-
In the start-up phase of the circuit, all gates must reach a stable state. This happens in a more or less random way. It can happen that in this start phase the counter receives a clock pulse. To prevent the counter from counting in this situation, the enable input of the counter must be held at zero during the start phase. To achieve this, the 1 at the enable input can be replaced by a reset component. |
Beta Was this translation helpful? Give feedback.
6 replies
Sign up for free
to join this conversation on GitHub.
Already have an account?
Sign in to comment
Hmm... I tried replacing the fixed 1 at the enable input with a reset (with inverted output) in series with a delay, but now set the delay to 5 gate delays and it seems to work now.
Thank you very much! I think I've found the solution.