-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy pathvgaPong_map.mrp
185 lines (152 loc) · 9.46 KB
/
vgaPong_map.mrp
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
Release 14.6 Map P.68d (nt64)
Xilinx Mapping Report File for Design 'vgaPong'
Design Information
------------------
Command Line : map -filter
C:/Users/Sam/Documents/FPGA/vgaPong_v2/iseconfig/filter.filter -intstyle ise -p
xc3s500e-vq100-5 -cm area -ir off -pr off -c 100 -o vgaPong_map.ncd vgaPong.ngd
vgaPong.pcf
Target Device : xc3s500e
Target Package : vq100
Target Speed : -5
Mapper Version : spartan3e -- $Revision: 1.55 $
Mapped Date : Wed Aug 28 12:42:16 2013
Design Summary
--------------
Number of errors: 0
Number of warnings: 0
Logic Utilization:
Total Number Slice Registers: 294 out of 9,312 3%
Number used as Flip Flops: 291
Number used as Latches: 3
Number of 4 input LUTs: 1,039 out of 9,312 11%
Logic Distribution:
Number of occupied Slices: 644 out of 4,656 13%
Number of Slices containing only related logic: 644 out of 644 100%
Number of Slices containing unrelated logic: 0 out of 644 0%
*See NOTES below for an explanation of the effects of unrelated logic.
Total Number of 4 input LUTs: 1,268 out of 9,312 13%
Number used as logic: 1,039
Number used as a route-thru: 229
The Slice Logic Distribution report is not meaningful if the design is
over-mapped for a non-slice resource or if Placement fails.
Number of bonded IOBs: 24 out of 66 36%
Number of BUFGMUXs: 2 out of 24 8%
Number of DCMs: 1 out of 4 25%
Average Fanout of Non-Clock Nets: 3.11
Peak Memory Usage: 332 MB
Total REAL time to MAP completion: 3 secs
Total CPU time to MAP completion: 3 secs
NOTES:
Related logic is defined as being logic that shares connectivity - e.g. two
LUTs are "related" if they share common inputs. When assembling slices,
Map gives priority to combine logic that is related. Doing so results in
the best timing performance.
Unrelated logic shares no connectivity. Map will only begin packing
unrelated logic into a slice once 99% of the slices are occupied through
related logic packing.
Note that once logic distribution reaches the 99% level through related
logic packing, this does not mean the device is completely utilized.
Unrelated logic packing will then begin, continuing until all usable LUTs
and FFs are occupied. Depending on your timing budget, increased levels of
unrelated logic packing may adversely affect the overall timing performance
of your design.
Table of Contents
-----------------
Section 1 - Errors
Section 2 - Warnings
Section 3 - Informational
Section 4 - Removed Logic Summary
Section 5 - Removed Logic
Section 6 - IOB Properties
Section 7 - RPMs
Section 8 - Guide Report
Section 9 - Area Group and Partition Summary
Section 10 - Timing Report
Section 11 - Configuration String Information
Section 12 - Control Set Information
Section 13 - Utilization by Hierarchy
Section 1 - Errors
------------------
Section 2 - Warnings
--------------------
Section 3 - Informational
-------------------------
INFO:MapLib:562 - No environment variables are currently set.
INFO:MapLib:159 - Net Timing constraints on signal clk are pushed forward
through input buffer.
INFO:LIT:244 - All of the single ended outputs in this design are using slew
rate limited output drivers. The delay on speed critical single ended outputs
can be dramatically reduced by designating them as fast outputs.
INFO:PhysDesignRules:772 - To achieve optimal frequency synthesis performance
with the CLKFX and CLKFX180 outputs of the DCM comp
Inst_pixel_clock/DCM_SP_INST, consult the device Interactive Data Sheet.
Section 4 - Removed Logic Summary
---------------------------------
2 block(s) optimized away
Section 5 - Removed Logic
-------------------------
Optimized Block(s):
TYPE BLOCK
GND XST_GND
VCC XST_VCC
To enable printing of redundant blocks removed and signals merged, set the
detailed map report option and rerun map.
Section 6 - IOB Properties
--------------------------
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
| IOB Name | Type | Direction | IO Standard | Diff | Drive | Slew | Reg (s) | Resistor | IOB |
| | | | | Term | Strength | Rate | | | Delay |
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
| LED<0> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| LED<1> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| LED<2> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| LED<3> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| LED<4> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| LED<5> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| LED<6> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| LED<7> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| blue<0> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| blue<1> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| clk | IBUF | INPUT | LVTTL | | | | | | 0 / 0 |
| green<0> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| green<1> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| green<2> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| hsync | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| joy_down | IBUF | INPUT | LVTTL | | | | | | 0 / 0 |
| joy_left | IBUF | INPUT | LVTTL | | | | | | 0 / 0 |
| joy_right | IBUF | INPUT | LVTTL | | | | | | 0 / 0 |
| joy_select | IBUF | INPUT | LVTTL | | | | | | 0 / 0 |
| joy_up | IBUF | INPUT | LVTTL | | | | | | 0 / 0 |
| red<0> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| red<1> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| red<2> | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
| vsync | IOB | OUTPUT | LVTTL | | 12 | SLOW | | | 0 / 0 |
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
Section 7 - RPMs
----------------
Section 8 - Guide Report
------------------------
Guide not run on this design.
Section 9 - Area Group and Partition Summary
--------------------------------------------
Partition Implementation Status
-------------------------------
No Partitions were found in this design.
-------------------------------
Area Group Information
----------------------
No area groups were found in this design.
----------------------
Section 10 - Timing Report
--------------------------
This design was not run using timing mode.
Section 11 - Configuration String Details
-----------------------------------------
Use the "-detail" map option to print out Configuration Strings
Section 12 - Control Set Information
------------------------------------
No control set information for this architecture.
Section 13 - Utilization by Hierarchy
-------------------------------------
Use the "-detail" map option to print out the Utilization by Hierarchy section.