-
Notifications
You must be signed in to change notification settings - Fork 0
/
pipe_noDataHazards_cpu_test.v
61 lines (50 loc) · 1.1 KB
/
pipe_noDataHazards_cpu_test.v
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
`timescale 1ns / 1ps
////////////////////////////////////////////////////////////////////////////////
// Company:
// Engineer:
//
// Create Date: 12:45:11 04/24/2016
// Design Name: pipe_noDataHazards_cpu
// Module Name: E:/xilin_project/sccpu/pipe_noDataHazards_cpu_test.v
// Project Name: sccpu
// Target Device:
// Tool versions:
// Description:
//
// Verilog Test Fixture created by ISE for module: pipe_noDataHazards_cpu
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
////////////////////////////////////////////////////////////////////////////////
module pipe_noDataHazards_cpu_test;
// Inputs
reg clrn;
reg clk;
// Outputs
wire [31:0] pc;
wire [31:0] aluOut;
wire [31:0] memOut;
// Instantiate the Unit Under Test (UUT)
pipe_noDataHazards_cpu uut (
.clrn(clrn),
.clk(clk),
.pc(pc),
.aluOut(aluOut),
.memOut(memOut)
);
always #50 clk = ~clk;
initial begin
// Initialize Inputs
clrn = 0;
clk = 0;
// Wait 100 ns for global reset to finish
#50;
clrn = 1;
// Add stimulus here
#900;
end
endmodule