diff --git a/llvm/lib/CodeGen/LLVMTargetMachine.cpp b/llvm/lib/CodeGen/LLVMTargetMachine.cpp index 4c6e21ab315afa..b4039c0a3326e9 100644 --- a/llvm/lib/CodeGen/LLVMTargetMachine.cpp +++ b/llvm/lib/CodeGen/LLVMTargetMachine.cpp @@ -34,6 +34,10 @@ #include "llvm/Target/TargetOptions.h" using namespace llvm; +static cl::opt EnableTrapUnreachable("trap-unreachable", + cl::Hidden, cl::ZeroOrMore, cl::init(false), + cl::desc("Enable generating trap for unreachable")); + void LLVMTargetMachine::initAsmInfo() { MRI = TheTarget.createMCRegInfo(getTargetTriple().str()); MII = TheTarget.createMCInstrInfo(); @@ -79,6 +83,9 @@ LLVMTargetMachine::LLVMTargetMachine(const Target &T, this->RM = RM; this->CMModel = CM; this->OptLevel = OL; + + if (EnableTrapUnreachable) + this->Options.TrapUnreachable = true; } TargetTransformInfo diff --git a/llvm/lib/Target/Hexagon/HexagonTargetMachine.cpp b/llvm/lib/Target/Hexagon/HexagonTargetMachine.cpp index 4ecfc0753b9be4..80ae474822ce87 100644 --- a/llvm/lib/Target/Hexagon/HexagonTargetMachine.cpp +++ b/llvm/lib/Target/Hexagon/HexagonTargetMachine.cpp @@ -97,10 +97,6 @@ static cl::opt EnableVectorPrint("enable-hexagon-vector-print", static cl::opt EnableVExtractOpt("hexagon-opt-vextract", cl::Hidden, cl::ZeroOrMore, cl::init(true), cl::desc("Enable vextract optimization")); -static cl::opt EnableTrapUnreachable("hexagon-trap-unreachable", - cl::Hidden, cl::ZeroOrMore, cl::init(false), - cl::desc("Enable generating trap for unreachable")); - /// HexagonTargetMachineModule - Note that this is used on hosts that /// cannot link in a library unless there are references into the /// library. In particular, it seems that it is not possible to get @@ -219,8 +215,6 @@ HexagonTargetMachine::HexagonTargetMachine(const Target &T, const Triple &TT, TT, CPU, FS, Options, getEffectiveRelocModel(RM), getEffectiveCodeModel(CM), (HexagonNoOpt ? CodeGenOpt::None : OL)), TLOF(make_unique()) { - if (EnableTrapUnreachable) - this->Options.TrapUnreachable = true; initializeHexagonExpandCondsetsPass(*PassRegistry::getPassRegistry()); initAsmInfo(); } diff --git a/llvm/test/CodeGen/ARM/trap-unreachable.ll b/llvm/test/CodeGen/ARM/trap-unreachable.ll new file mode 100644 index 00000000000000..605d5a234291a4 --- /dev/null +++ b/llvm/test/CodeGen/ARM/trap-unreachable.ll @@ -0,0 +1,8 @@ +; RUN: llc -mtriple=thumbv7 -trap-unreachable < %s | FileCheck %s +; CHECK: .inst.n 0xdefe + +define void @test() #0 { + unreachable +} + +attributes #0 = { nounwind } diff --git a/llvm/test/CodeGen/Hexagon/trap-unreachable.ll b/llvm/test/CodeGen/Hexagon/trap-unreachable.ll index 74bc104afafe10..9c47fb372c0ea3 100644 --- a/llvm/test/CodeGen/Hexagon/trap-unreachable.ll +++ b/llvm/test/CodeGen/Hexagon/trap-unreachable.ll @@ -1,4 +1,4 @@ -; RUN: llc -march=hexagon -hexagon-trap-unreachable < %s | FileCheck %s +; RUN: llc -march=hexagon -trap-unreachable < %s | FileCheck %s ; CHECK: call abort define void @fred() #0 {