-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy pathcore.svd
1718 lines (1718 loc) · 92 KB
/
core.svd
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
<?xml version="1.0" encoding="utf-8" standalone="no"?>
<device xmlns:xs="http://www.w3.org/2001/XMLSchema-instance" schemaVersion="1.3.5" xs:noNamespaceSchemaLocation="CMSIS-SVD_Schema_1_3_5.xsd">
<name>CM0+</name>
<cpu>
<name>CM0+</name>
<revision>r0p0</revision>
<endian>selectable</endian>
<mpuPresent>true</mpuPresent>
<fpuPresent>false</fpuPresent>
<nvicPrioBits>2</nvicPrioBits>
<vendorSystickConfig>false</vendorSystickConfig>
</cpu>
<addressUnitBits>8</addressUnitBits>
<width>32</width>
<size>32</size>
<access>read-write</access>
<resetValue>0x00000000</resetValue>
<resetMask>0xFFFFFFFF</resetMask>
<peripherals>
<peripheral>
<name>DWT</name>
<description>Data Watchpoint and Trace</description>
<groupName/>
<baseAddress>0xE0001000</baseAddress>
<addressBlock>
<offset>0x0</offset>
<size>0x1000</size>
<usage>registers</usage>
</addressBlock>
<registers>
<register>
<name>Control register</name>
<displayName>DWT_CTRL</displayName>
<description>Provides configuration and status information for the DWT unit, and used to control features of the unit</description>
<addressOffset>0x0</addressOffset>
<access>read-only</access>
<fields>
<field>
<name>NUMCOMP</name>
<description>Number of comparators implemented</description>
<bitRange>[31:28]</bitRange>
</field>
</fields>
</register>
<register>
<name>Program Counter Sample Register</name>
<displayName>DWT_PCSR</displayName>
<description>Samples the current value of the program counter</description>
<addressOffset>0x1C</addressOffset>
<access>read-only</access>
<fields>
<field>
<name>EIASAMPLE</name>
<description>Executed Instruction Address sample value</description>
<bitRange>[31:0]</bitRange>
</field>
</fields>
</register>
<register>
<name>Comparator register</name>
<displayName>DWT_COMP_%s</displayName>
<description>Provides a reference value for use by comparator n</description>
<addressOffset>0x20</addressOffset>
<access>read-write</access>
<dim>8</dim>
<dimIncrement>4</dimIncrement>
<fields>
<field>
<name>COMP</name>
<description>Reference value for comparison</description>
<bitRange>[31:0]</bitRange>
</field>
</fields>
</register>
<register>
<name>Comparator Mask register %s</name>
<displayName>DWT_MASK_%s</displayName>
<description>Provides the size of the ignore mask applied to the access address for address range matching by comparator n</description>
<addressOffset>0x24</addressOffset>
<access>read-write</access>
<dim>8</dim>
<dimIncrement>4</dimIncrement>
<fields>
<field>
<name>MASK</name>
<description>The size of the ignore mask, 0-31 bits, applied to address range matching</description>
<bitRange>[4:0]</bitRange>
</field>
</fields>
</register>
<register>
<name>Comparator Function register %s</name>
<displayName>DWT_FUNCTION_%s</displayName>
<description>Controls the operation of comparator n</description>
<addressOffset>0x28</addressOffset>
<access>read-write</access>
<dim>8</dim>
<dimIncrement>4</dimIncrement>
<fields>
<field>
<name>MATCHED</name>
<description>Comparator match</description>
<bitRange>[24:24]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>No match</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>Match</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>FUNCTION</name>
<description>Selects action taken on comparator match</description>
<bitRange>[3:0]</bitRange>
</field>
</fields>
</register>
</registers>
</peripheral>
<peripheral>
<name>BPU</name>
<description>Breakpoint Unit</description>
<groupName/>
<baseAddress>0xE0002000</baseAddress>
<addressBlock>
<offset>0x0</offset>
<size>0x1000</size>
<usage>registers</usage>
</addressBlock>
<registers>
<register>
<name>Breakpoint Control Register</name>
<displayName>BPU_CTRL</displayName>
<description>Provides BPU implementation information, and the global enable for the BPU</description>
<addressOffset>0x0</addressOffset>
<access>read-write</access>
<fields>
<field>
<name>NUM_CODE</name>
<description>The number of breakpoint comparators</description>
<bitRange>[7:4]</bitRange>
</field>
<field>
<name>KEY</name>
<description>On any write to FP_CTRL, this bit must be 1</description>
<bitRange>[1:1]</bitRange>
</field>
<field>
<name>ENABLE</name>
<description>Enable bit for the FPB</description>
<bitRange>[0:0]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>Flash Patch Breakpoint disabled</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>Flash Patch Breakpoint enabled</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>Breakpoint Comparator Register %s</name>
<displayName>BPU_COMP_%s</displayName>
<description>
Holds a breakpoint address for comparison with instruction addresses in the Code
memory region
</description>
<addressOffset>0x8</addressOffset>
<access>read-write</access>
<dim>8</dim>
<dimIncrement>4</dimIncrement>
<fields>
<field>
<name>BPU_MATCH</name>
<description>defines the behavior when the COMP address is matched</description>
<bitRange>[31:30]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>no breakpoint matching</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>Breakpoint on lower halfword, upper is unaffected</description>
<value>1</value>
</enumeratedValue>
<enumeratedValue>
<description>Breakpoint on upper halfword, lower is unaffected</description>
<value>10</value>
</enumeratedValue>
<enumeratedValue>
<description>Breakpoint on both lower and upper halfwords</description>
<value>11</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>COMP</name>
<description>Stores bits [28:2] of the comparison address</description>
<bitRange>[28:2]</bitRange>
</field>
<field>
<name>BE</name>
<description>enables the comperator</description>
<bitRange>[0:0]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>Disabled</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>Enabled</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
</registers>
</peripheral>
<peripheral>
<name>ICB</name>
<description>Implementation Control Block</description>
<groupName/>
<baseAddress>0xE000E008</baseAddress>
<addressBlock>
<offset>0x0</offset>
<size>0xC</size>
<usage>registers</usage>
</addressBlock>
<registers>
<register>
<name>Auxiliary Control Register</name>
<displayName>ACTLR</displayName>
<description>Provides IMPLEMENTATION DEFINED configuration and control options</description>
<addressOffset>0x0</addressOffset>
<access>read-write</access>
</register>
</registers>
</peripheral>
<peripheral>
<name>SYSTICK</name>
<description>SysTick Timer</description>
<groupName/>
<baseAddress>0xE000E010</baseAddress>
<addressBlock>
<offset>0x0</offset>
<size>0x10</size>
<usage>registers</usage>
</addressBlock>
<registers>
<register>
<name>SysTick Control and Status Register</name>
<displayName>SYSTICK_CSR</displayName>
<description>Controls the system timer and provides status data</description>
<addressOffset>0x0</addressOffset>
<access>read-write</access>
<fields>
<field>
<name>COUNTFLAG</name>
<description>Indicates whether the counter has counted to 0 since the last read of this register</description>
<bitRange>[16:16]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>Timer has not counted to 0</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>Timer has counted to 0</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>CLKSOURCE</name>
<description>Indicates the SysTick clock source</description>
<bitRange>[2:2]</bitRange>
<enumeratedValues>
<enumeratedValue>
<name>external</name>
<description>SysTick uses the IMPLEMENTATION DEFINED external reference clock</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>processor</name>
<description>SysTick uses the processor clock</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>TICKINT</name>
<description>Indicates whether counting to 0 causes the status of the SysTick exception to change to pending</description>
<bitRange>[1:1]</bitRange>
<enumeratedValues>
<enumeratedValue>
<name>interrupt_disabled</name>
<description>Count to 0 does not affect the SysTick exception status</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>interrupt_enabled</name>
<description>Count to 0 changes the SysTick exception status to pending</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>ENABLE</name>
<description>Indicates the enabled status of the SysTick counter</description>
<bitRange>[0:0]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>Counter is disabled</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>Counter is operating</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>SysTick Reload Value Register</name>
<displayName>SYSTICK_RVR</displayName>
<description>Holds the reload value of the SYSTICK_CVR</description>
<addressOffset>0x4</addressOffset>
<access>read-write</access>
<fields>
<field>
<name>RELOAD</name>
<description>The value to load into the SYSTICK_CVR when the counter reaches 0</description>
<bitRange>[23:0]</bitRange>
</field>
</fields>
</register>
<register>
<name>SysTick Current Value Register</name>
<displayName>SYSTICK_CVR</displayName>
<description>Reads or clears the current counter value</description>
<addressOffset>0x8</addressOffset>
<access>read-write</access>
<fields>
<field>
<name>CURRENT</name>
<description>Current counter value</description>
<bitRange>[31:0]</bitRange>
</field>
</fields>
</register>
<register>
<name>SysTick Calibration value Register</name>
<displayName>SYSTICK_CALIB</displayName>
<description>Reads the calibration value and parameters for SysTick</description>
<addressOffset>0xC</addressOffset>
<access>read-only</access>
<fields>
<field>
<name>NOREF</name>
<description>Indicates whether the IMPLEMENTATION DEFINED reference clock is implemented</description>
<bitRange>[31:31]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>The reference clock is implemented</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>The reference clock is not implemented</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>SKEW</name>
<description>Indicates whether the 10ms calibration value is exact</description>
<bitRange>[30:30]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>10ms calibration value is exact</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>10ms calibration value is inexact, because of the clock frequency</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>TENMS</name>
<description>Optionally, holds a reload value to be used for 10ms (100Hz) timing, subject to system clock skew errors</description>
<bitRange>[23:0]</bitRange>
</field>
</fields>
</register>
</registers>
</peripheral>
<peripheral>
<name>NVIC</name>
<description>Nested Vectored Interrupt Controller</description>
<groupName/>
<baseAddress>0xE000E100</baseAddress>
<addressBlock>
<offset>0x0</offset>
<size>0x4F0</size>
<usage>registers</usage>
</addressBlock>
<registers>
<register>
<name>Interrupt Set-Enable Register %s</name>
<displayName>NVIC_ISER_%s</displayName>
<description>Enables, or reads the enable state of a group of interrupts</description>
<addressOffset>0x0</addressOffset>
<dim>16</dim>
<dimIncrement>4</dimIncrement>
<access>read-write</access>
<fields>
<field>
<name>SETENA_%s</name>
<description>For register NVIC_ISERn, enables or shows the current enabled state of interrupt (m+(32*n))</description>
<bitRange>[0:0]</bitRange>
<dim>32</dim>
<dimIncrement>1</dimIncrement>
<enumeratedValues>
<enumeratedValue>
<description>On reads, interrupt disabled</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>On reads, interrupt enabled</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>Interrupt Clear-Enable Register %s</name>
<displayName>NVIC_ICER_%s</displayName>
<description>Disables, or reads the enable state of, a group of registers</description>
<addressOffset>0x80</addressOffset>
<dim>16</dim>
<dimIncrement>4</dimIncrement>
<access>read-write</access>
<fields>
<field>
<name>CLRENA_%s</name>
<description>For register NVIC_ICERn, disables or shows the current enabled state of interrupt (m+(32*n))</description>
<bitRange>[0:0]</bitRange>
<dim>32</dim>
<dimIncrement>1</dimIncrement>
<enumeratedValues>
<enumeratedValue>
<description>On reads, interrupt disabled</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>On reads, interrupt enabled</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>Interrupt Set-Pending Register %s</name>
<displayName>NVIC_ISPR_%s</displayName>
<description>For a group of interrupts, changes interrupt status to pending, or shows the current pending status</description>
<addressOffset>0x100</addressOffset>
<dim>16</dim>
<dimIncrement>4</dimIncrement>
<access>read-write</access>
<fields>
<field>
<name>SETPEND_%s</name>
<description>For register NVIC_ISPRn, changes the state of interrupt (m+(32*n)) to pending, or shows whether the state of the interrupt is pending</description>
<bitRange>[0:0]</bitRange>
<dim>32</dim>
<dimIncrement>1</dimIncrement>
<enumeratedValues>
<enumeratedValue>
<description>On reads, interrupt is not pending</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>On reads, interrupt is pending</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>Interrupt Clear-Pending Register %s</name>
<displayName>NVIC_ICPR_%s</displayName>
<description>For a group of interrupts, clears the interrupt pending status, or shows the current pending status</description>
<addressOffset>0x180</addressOffset>
<dim>16</dim>
<dimIncrement>4</dimIncrement>
<access>read-write</access>
<fields>
<field>
<name>CLRPEND_%s</name>
<description>For register NVIC_ICPRn, clears the pending state of interrupt (m+(32*n)), or shows whether the state of the interrupt is pending</description>
<bitRange>[0:0]</bitRange>
<dim>32</dim>
<dimIncrement>1</dimIncrement>
<enumeratedValues>
<enumeratedValue>
<description>On reads, interrupt is not pending</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>On reads, interrupt is pending</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>Interrupt Priority Register %s</name>
<displayName>NVIC_IPR_%s</displayName>
<description>Sets or reads interrupt priorities</description>
<addressOffset>0x300</addressOffset>
<dim>124</dim>
<dimIncrement>4</dimIncrement>
<access>read-write</access>
<fields>
<field>
<name>PRI_N3</name>
<description>For register NVIC_IPRn, priority of interrupt number 4n+3</description>
<bitRange>[31:24]</bitRange>
</field>
<field>
<name>PRI_N2</name>
<description>For register NVIC_IPRn, priority of interrupt number 4n+2</description>
<bitRange>[23:16]</bitRange>
</field>
<field>
<name>PRI_N1</name>
<description>For register NVIC_IPRn, priority of interrupt number 4n+1</description>
<bitRange>[15:8]</bitRange>
</field>
<field>
<name>PRI_N0</name>
<description>For register NVIC_IPRn, priority of interrupt number 4n</description>
<bitRange>[7:0]</bitRange>
</field>
</fields>
</register>
</registers>
</peripheral>
<peripheral>
<name>SCB</name>
<description>System Control Block</description>
<groupName/>
<baseAddress>0xE000ED00</baseAddress>
<addressBlock>
<offset>0x0</offset>
<size>0x90</size>
<usage>registers</usage>
</addressBlock>
<registers>
<register>
<name>CPUID Base Register</name>
<displayName>CPUID</displayName>
<description>Provides identification information for the processor</description>
<addressOffset>0x0</addressOffset>
<access>read-only</access>
<fields>
<field>
<name>IMPLEMENTER</name>
<description>Implementer code assigned by ARM</description>
<bitRange>[31:24]</bitRange>
</field>
<field>
<name>VARIANT</name>
<description>IMPLEMENTATION DEFINED variant number</description>
<bitRange>[23:20]</bitRange>
</field>
<field>
<name>ARCHITECTURE</name>
<description>Reads as 0xF</description>
<bitRange>[19:16]</bitRange>
</field>
<field>
<name>PARTNO</name>
<description>IMPLEMENTATION DEFINED part number</description>
<bitRange>[15:4]</bitRange>
</field>
<field>
<name>REVISION</name>
<description>IMPLEMENTATION DEFINED revision number</description>
<bitRange>[3:0]</bitRange>
</field>
</fields>
</register>
<register>
<name>Interrupt Control and State Register</name>
<displayName>ICSR</displayName>
<description>Provides software control of the NMI, PendSV, and SysTick exceptions, and provides interrupt status information</description>
<addressOffset>0x4</addressOffset>
<access>read-write</access>
<fields>
<field>
<name>NMIPENDSET</name>
<description>On writes, makes the NMI exception active</description>
<bitRange>[31:31]</bitRange>
<enumeratedValues>
<enumeratedValue>
<name>cleared</name>
<description>On writes, has no effect. On reads, NMI is inactive</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>set_pending</name>
<description>On writes, make the NMI exception active. On reads, NMI is active</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>PENDSVSET</name>
<description>On writes, sets the PendSV exception as pending</description>
<bitRange>[28:28]</bitRange>
<enumeratedValues>
<enumeratedValue>
<name>cleared</name>
<description>On writes, has no effect. On reads, PendSV is not pending</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>set_pending</name>
<description>On writes, make PendSV exception pending. On reads, PendSV is pending</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>PENDSVCLR</name>
<description>Removes the pending status of the PendSV exception</description>
<bitRange>[27:27]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>No effect</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>clear</name>
<description>Remove pending status</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>PENDSTSET</name>
<description>On writes, sets the SysTick exception as pending</description>
<bitRange>[26:26]</bitRange>
<enumeratedValues>
<enumeratedValue>
<name>cleared</name>
<description>On writes, has no effect. On reads, SysTick is not pending</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>set_pending</name>
<description>On writes, make SysTick exception pending. On reads, SysTick is pending</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>PENDSTCLR</name>
<description>Removes the pending status of the SysTick exception</description>
<bitRange>[25:25]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>No effect</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>clear</name>
<description>Remove pending status</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>ISRPREEMPT</name>
<description>Indicates whether a pending exception will be serviced on exit from debug halt state</description>
<bitRange>[23:23]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>Will not service</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>Will service a pending exception</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>ISRPENDING</name>
<description>Indicates whether an external interrupt, generated by the NVIC, is pending</description>
<bitRange>[22:22]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>No external interrupt pending</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>External interrupt pending</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>VECTPENDING</name>
<description>The exception number of the highest priority pending and enabled interrupt</description>
<bitRange>[20:12]</bitRange>
</field>
<field>
<name>RETTOBASE</name>
<description>In Handler mode, indicates whether there is an active exception other than the exception indicated by the current value of the IPSR</description>
<bitRange>[11:11]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>There is an active exception other than the exception shown by IPSR</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>There is no active exception other than any exception shown by IPSR</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>VECTACTIVE</name>
<description>The exception number of the current executing exception</description>
<bitRange>[8:0]</bitRange>
</field>
</fields>
</register>
<register>
<name>Vector Table Offset Register</name>
<displayName>VTOR</displayName>
<description>Holds the vector table address</description>
<addressOffset>0x8</addressOffset>
<access>read-write</access>
<fields>
<field>
<name>TBLOFF</name>
<description>Bits[31:7] of the vector table address</description>
<bitRange>[31:7]</bitRange>
</field>
</fields>
</register>
<register>
<name>Application Interrupt and Reset Control Register</name>
<displayName>AIRCR</displayName>
<description>Sets or returns interrupt control data</description>
<addressOffset>0xC</addressOffset>
<access>read-write</access>
<fields>
<field>
<name>VECTKEY</name>
<description>Vector Key. The value 0x05FA must be written to this register.</description>
<bitRange>[31:16]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>Do not request a reset</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>Request reset</description>
<value>0x05FA</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>ENDIANNESS</name>
<description>Indicates the memory system endianness</description>
<bitRange>[15:15]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>Little endian</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>Big endian</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>SYSRESETREQ</name>
<description>System Reset Request</description>
<bitRange>[2:2]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>Do not request a reset</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>Request reset</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>VECTCLRACTIVE</name>
<description>Writing 1 to this bit clears all active state information for fixed and configurable exceptions</description>
<bitRange>[1:1]</bitRange>
</field>
</fields>
</register>
<register>
<name>System Control Register</name>
<displayName>SCR</displayName>
<description>Sets or returns system control data</description>
<addressOffset>0x10</addressOffset>
<access>read-write</access>
<fields>
<field>
<name>SEVONPEND</name>
<description>Determines whether an interrupt transition from inactive state to pending state is a wakeup event</description>
<bitRange>[4:4]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>Transitions from inactive to pending are not wakeup events</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>Transitions from inactive to pending are wakeup events</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>SLEEPDEEP</name>
<description>Provides a qualifying hint indicating that waking from sleep might take longer</description>
<bitRange>[2:2]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>Selected sleep state is not deep sleep</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>Selected sleep state is deep sleep</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>SLEEPONEXIT</name>
<description>Determines whether, on an exit from an ISR that returns to the base level of execution priority, the processor enters a sleep state</description>
<bitRange>[1:1]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>Do not enter sleep state</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>Enter sleep state</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>Configuration and Control Register</name>
<displayName>CCR</displayName>
<description>Sets or returns configuration and control data, and provides control over caching and branch prediction</description>
<addressOffset>0x14</addressOffset>
<access>read-write</access>
<fields>
<field>
<name>STKALIGN</name>
<description>Determines whether the exception entry sequence guarantees 8-byte stack frame alignment, adjusting the SP if necessary before saving state</description>
<bitRange>[9:9]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>Guaranteed SP alignment is 4-byte, no SP adjustment is performed</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>8-byte alignment guaranteed, SP adjusted if necessary</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>UNALIGN_TRP</name>
<description>Controls the trapping of unaligned word or halfword accesses</description>
<bitRange>[3:3]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>Trapping disabled</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>Trapping enabled</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>System Handler Priority Register 2</name>
<displayName>SHPR2</displayName>
<description>Sets or returns priority for system handlers 8-11</description>
<addressOffset>0x1C</addressOffset>
<access>read-write</access>
<fields>
<field>
<name>PRI_11</name>
<description>Priority of system handler 11, SVCall</description>
<bitRange>[31:24]</bitRange>
</field>
</fields>
</register>
<register>
<name>System Handler Priority Register 3</name>
<displayName>SHPR3</displayName>
<description>Sets or returns priority for system handlers 12-15</description>
<addressOffset>0x20</addressOffset>
<access>read-write</access>
<fields>
<field>
<name>PRI_15</name>
<description>Priority of system handler 15, SysTick</description>
<bitRange>[31:24]</bitRange>
</field>
<field>
<name>PRI_14</name>
<description>Priority of system handler 14, PendSV</description>
<bitRange>[23:16]</bitRange>
</field>
</fields>
</register>
<register>
<name>System Handler Control and State Register</name>
<displayName>SHCSR</displayName>
<description>Controls and provides the active and pending status of system exceptions</description>
<addressOffset>0x24</addressOffset>
<access>read-write</access>
<fields>
<field>
<name>SVCALLPENDED</name>
<description/>
<bitRange>[15:15]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>SVCall is not pending</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>SVCall is pending</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>Debug Fault Status Register</name>
<displayName>DFSR</displayName>
<description>Shows which debug event occurred</description>
<addressOffset>0x30</addressOffset>
<access>read-write</access>
<fields>
<field>
<name>EXTERNAL</name>
<description>Indicates a debug event generated because of the assertion of an external debug request</description>
<bitRange>[4:4]</bitRange>
<enumeratedValues>
<enumeratedValue>
<description>No external debug request debug event</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<description>External debug request debug event</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>VCATCH</name>